DocumentCode :
61045
Title :
Resilience and yield of flip-flops in future CMOS technologies under process variations and aging
Author :
Werner, Claudia ; Backs, Benedikt ; Wirnshofer, Martin ; Schmitt-Landsiedel, Doris
Author_Institution :
Lehrstuhl Tech. Elektron., Tech. Univ. Munich, Muenchen, Germany
Volume :
8
Issue :
1
fYear :
2014
fDate :
Jan. 2014
Firstpage :
19
Lastpage :
26
Abstract :
In this study, the failure rate of flip-flops in future 16 nm complementary metal-oxide-semiconductor (CMOS) technologies is investigated. Using transistor level Monte Carlo simulations, the authors studied the influence of process variations and long term aging on the yield. The statistical distribution of the switching time (clock-to-Q delay) is shown to be highly asymmetric compared to a Gaussian distribution leading to a drastically enhanced fraction of very slow or metastable samples. Moreover, the failure rates will rise additionally during the device lifetime because of aging effects. To improve the yield the authors investigated several possible countermeasures including enhanced supply voltage or ensuring larger data-to-clock times as well as process and circuit optimisation.
Keywords :
CMOS digital integrated circuits; Gaussian distribution; Monte Carlo methods; ageing; circuit optimisation; flip-flops; CMOS technology; Gaussian distribution; aging effects; circuit optimisation; data-to-clock times; device lifetime; failure rate; flip-flops; process variations; size 16 nm; switching time; transistor level Monte Carlo simulations;
fLanguage :
English
Journal_Title :
Circuits, Devices & Systems, IET
Publisher :
iet
ISSN :
1751-858X
Type :
jour
DOI :
10.1049/iet-cds.2013.0122
Filename :
6712781
Link To Document :
بازگشت