DocumentCode
610591
Title
Device design considerations for next generation CMOS technology: Planar FDSOI and FinFET (Invited)
Author
Doris, B. ; Cheng, K. ; Khakifirooz, A. ; Liu, Quanwei ; Vinet, M.
Author_Institution
IBM Res., Albany, NY, USA
fYear
2013
fDate
22-24 April 2013
Firstpage
1
Lastpage
2
Abstract
Conventional devices have been scaled by thinning gate dielectrics, forming shallower extensions, increasing channel doping, and lowering power supply voltages. Many of these key scaling methods are reaching fundamental limitations. New thin body device architectures such as UTBB and FinFETs are emerging which do not rely on the conventional scaling approach. The short channel effects for these new device options improve as the channel thickness is reduced. The new device options have new challenges and opportunities. This paper focuses on device design considerations for UTBB and FinFETs.
Keywords
CMOS integrated circuits; MOSFET; integrated circuit design; silicon-on-insulator; FinFET; UTBB; channel doping; channel thickness; device design; next generation CMOS technology; planar FDSOI; power supply voltages; short channel effects; thin body device architectures; thinning gate dielectrics; ultra-thin body and buried oxide; Abstracts; FinFETs; Logic gates; Performance evaluation; Scalability; System-on-chip; Three-dimensional displays;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Technology, Systems, and Applications (VLSI-TSA), 2013 International Symposium on
Conference_Location
Hsinchu
Print_ISBN
978-1-4673-3081-7
Electronic_ISBN
978-1-4673-6422-5
Type
conf
DOI
10.1109/VLSI-TSA.2013.6545605
Filename
6545605
Link To Document