Title :
Design and optimization of 6T SRAM using vertically stacked nanowire MOSFETs
Author :
Ming-Fu Tsai ; Ming-Long Fan ; Chia-Hao Pao ; Yin-Nien Chen ; Hu, Vita Pi-Ho ; Pin Su ; Ching-Te Chuang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
This paper discusses the design and optimization of 6T SRAM cell using multiple stacked NanoWire (NW) MOSFETs. The results suggest that RSNM reaches the maximum when Pull-Up (PU) and Pull-Down (PD) transistors are stacked in equivalent number. Up to 40% and 91% improvement in RSNM are achieved at the cost of 7.5% and 5.9% degradation in WSNM using Floating-Power Write-assist compared with the case without stacking at VDD = 0.3V and 1V, respectively. For robust design in subthreshold SRAM, raising Vtrip by stacking PU transistors is more efficient than reducing Read disturb by stacking PD transistors under the premise of using quantized number of stacked NW. Moreover, we show that the stacked NW MOSFETs suppress the impact of Line-Edge Roughness (LER) variation and mitigate the variability in SRAM.
Keywords :
MOSFET; SRAM chips; nanowires; 6T SRAM; LER; floating power write-assist; line edge roughness variation; multiple stacked nanowire MOSFET; pull-down transistors; pull-up transistors; subthreshold SRAM; vertically stacked nanowire MOSFET; voltage 0.3 V; voltage 1 V; Degradation; MOSFET; Optimization; SRAM cells; Stacking; Wireless sensor networks;
Conference_Titel :
VLSI Technology, Systems, and Applications (VLSI-TSA), 2013 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4673-3081-7
Electronic_ISBN :
978-1-4673-6422-5
DOI :
10.1109/VLSI-TSA.2013.6545632