DocumentCode :
610956
Title :
High Speed Video Processing Using Fine-Grained Processing on FPGA Platform
Author :
Zhi Ping Ang ; Kumar, Ajit ; Yajun Ha
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
fYear :
2013
fDate :
28-30 April 2013
Firstpage :
85
Lastpage :
88
Abstract :
This summary paper1 proposes an FPGA-based array processor which performs Laplacian filtering on a 40 by 40 pixel grayscale video. The architecture comprises of bit-serial pixel processors interconnected to give a two-dimensional mesh array. This architecture features the novel use of partial reconfiguration which transfers data to and fro the array. Each processor occupies a configurable logic block and achieves a target frame rate of 10000 frames per second, at an operating frequency of 0.31 MHz on the Virtex-6 ML605 Evaluation Kit. The detailed correspondence between the contents of slice lookup tables and the Virtex-6 bitstream format is also documented.
Keywords :
field programmable gate arrays; filtering theory; table lookup; video signal processing; FPGA-based array processor; Laplacian filtering; Virtex-6 ML605 evaluation kit; Virtex-6 bitstream format; bit-serial pixel processors; configurable logic block; fine-grained processing; frequency 0.31 MHz; grayscale video; high speed video processing; partial reconfiguration; slice lookup tables; two-dimensional mesh array; Arrays; Field programmable gate arrays; Laplace equations; Real-time systems; Streaming media; Table lookup; Bit-serial arithmetic; Fine-grained FPGA computing; High speed video processing; Partial reconfiguration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines (FCCM), 2013 IEEE 21st Annual International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4673-6005-0
Type :
conf
DOI :
10.1109/FCCM.2013.32
Filename :
6546000
Link To Document :
بازگشت