DocumentCode :
611123
Title :
cellTK: Automated Layout for Asynchronous Circuits with Nonstandard Cells
Author :
Karmazin, Robert ; Otero, Carlos Tadeo Ortga ; Manohar, Rajit
Author_Institution :
Comput. Syst. Lab., Cornell Univ., Ithaca, NY, USA
fYear :
2013
fDate :
19-22 May 2013
Firstpage :
58
Lastpage :
66
Abstract :
Asynchronous circuits are an attractive option to overcome many challenges currently faced by chip designers, such as increased process variation. However, the lack of CAD tools to generate asynchronous circuits limits the adoption of this promising technology. In this absence of CAD tools, the most time consuming part of chip design is the back-end (physical design) effort. We propose a complete design infrastructure to physically implement an asynchronous digital net list with orders of magnitude time savings over expert human effort. The core of this flow is the ability to generate customized logic that is compatible with available ASIC flows. We evaluate our flow against several asynchronous circuit benchmarks for which full custom physical implementations exist. Compared to hand-optimized custom designs, our flow produces layout that has, on average, a 51% area overhead, with a 12% increase in energy and a 9% increase in delay.
Keywords :
application specific integrated circuits; asynchronous circuits; integrated circuit layout; logic design; ASIC flows; CAD tools; asynchronous circuit benchmarks; asynchronous digital net list; automated layout; cellTK; chip designers; customized logic; hand-optimized custom designs; increased process variation; nonstandard cells; physical design; Design Automation; Integrated Circuit Layout;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems (ASYNC), 2013 IEEE 19th International Symposium on
Conference_Location :
Santa Monica, CA
ISSN :
1522-8681
Print_ISBN :
978-1-4673-5956-6
Type :
conf
DOI :
10.1109/ASYNC.2013.27
Filename :
6546178
Link To Document :
بازگشت