DocumentCode :
612978
Title :
Improving test generation by use of majority gates
Author :
Wohl, P. ; Waicukauski, J.A.
fYear :
2013
fDate :
April 29 2013-May 2 2013
Firstpage :
1
Lastpage :
6
Abstract :
Scan testing and scan compression have become key components for reducing test cost. We present a novel technique to increase automatic test pattern generation (ATPG) effectiveness by identifying and exploiting instances of increasingly common “majority gates”. Test generation is modified so that better decision are made and care bits can be reduced. Consequently, test coverage, pattern count and CPU time can be improved. The new method requires no hardware support, and can be applied to any ATPG system, although scan compression methods can benefit the most.
Keywords :
automatic test pattern generation; circuit testing; combinational circuits; cost reduction; logic gates; logic testing; ATPG; CPU time; automatic test pattern generation; combinational 1-output logic circuit; hardware support; majority gate; scan compression method; scan testing method; test cost reduction; Adders; Automatic test pattern generation; Circuit faults; Libraries; Logic gates; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2013 IEEE 31st
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
978-1-4673-5542-1
Type :
conf
DOI :
10.1109/VTS.2013.6548883
Filename :
6548883
Link To Document :
بازگشت