DocumentCode :
612992
Title :
Innovative practices session 3C: Harnessing the challenges of testability and debug of high speed I/Os
Author :
Shaikh, Saghir A
Author_Institution :
Broadcom Corporation, San Diego, CA
fYear :
2013
fDate :
April 29 2013-May 2 2013
Firstpage :
1
Lastpage :
1
Abstract :
With increasing advances in VLSI technology, process, packaging and architecture, SoC systems continue to increase in complexity. This has resulted in an unprecedented increase in design errors, manufacturing flaws and customer returns in modern VLSI systems related to High Speed IO (HSIO) circuits. The situation will be exacerbated in future systems with increasingly smaller form factors, higher integration complexity, and more complex manufacturing process. This session comprises of three presentations each highlighting the challenges and describing a few solutions for test and debug of HSIOs.
Keywords :
Built-in self-test; Complexity theory; Discrete Fourier transforms; Manufacturing; Silicon; System-on-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2013 IEEE 31st
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
978-1-4673-5542-1
Type :
conf
DOI :
10.1109/VTS.2013.6548897
Filename :
6548897
Link To Document :
بازگشت