DocumentCode :
613026
Title :
Innovative practices session 9C: Yield improvement: Challenges and directions
Author :
Seshadri, B. ; Cory, B. ; Mitra, S. ; Seshadri, B.
Author_Institution :
Nvidia Corp.
fYear :
2013
fDate :
April 29 2013-May 2 2013
Firstpage :
1
Lastpage :
1
Abstract :
At the 32/28nm node and below, parametric and process marginality contribute increasing yield loss. Additionally, this yield loss is often asserted spatially. A further complication is that the interaction of design rules is increasing node over node, requiring ever more characterization and modeling. Thus, a significant increase in the quantity and quality of electrical characterization — including full wafer coverage — is necessary to rapidly diagnose, eliminate, and monitor these yield loss mechanisms. However, present test time budgets must be maintained. Our presentation focuses on methods to meet these requirements.
Keywords :
Abstracts; Collaboration; Manufacturing; Monitoring; Production facilities; Semiconductor device modeling; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2013 IEEE 31st
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
978-1-4673-5542-1
Type :
conf
DOI :
10.1109/VTS.2013.6548931
Filename :
6548931
Link To Document :
بازگشت