DocumentCode :
613545
Title :
Hardware architecture for the fast pattern matching
Author :
Kastil, J. ; Kosar, V. ; Korenek, Jan
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Brno, Czech Republic
fYear :
2013
fDate :
8-10 April 2013
Firstpage :
120
Lastpage :
123
Abstract :
As the speed of current computer networks increases, it is necessary to protect networks by security systems such as firewalls and Intrusion Detection Systems (IDS) operating at multigigabit speeds. As attacks on modern networks became more and more complex, it is necessity to detect attack placed not only in single packet but at the level of network flows. Pattern matching in the network flows is the time-critical operation of many modern IDS. Most of the regularly used patterns are described by the regular expression. This work describes advanced hardware architecture for the fast regular expression matching based on the perfect hashing. The proposed architecture is scalable and can achieve multigigabit throughput per network flow.
Keywords :
computer network security; pattern matching; IDS; advanced hardware architecture; attack detection; computer networks; fast pattern matching; fast regular expression matching; firewalls; intrusion detection systems; multigigabit speeds; multigigabit throughput; network flow level; perfect hashing; security systems; Automata; Clocks; Computer architecture; Context; Hardware; Pattern matching; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2013 IEEE 16th International Symposium on
Conference_Location :
Karlovy Vary
Print_ISBN :
978-1-4673-6135-4
Electronic_ISBN :
978-1-4673-6134-7
Type :
conf
DOI :
10.1109/DDECS.2013.6549801
Filename :
6549801
Link To Document :
بازگشت