DocumentCode :
613556
Title :
Relocation of reconfigurable modules on Xilinx FPGA
Author :
Drahonovsky, T. ; Rozkovec, M. ; Novak, O.
Author_Institution :
Inst. of Inf. Technol. & Electron., Tech. Univ. of Liberec, Liberec, Czech Republic
fYear :
2013
fDate :
8-10 April 2013
Firstpage :
175
Lastpage :
180
Abstract :
This paper presents a design flow that allows relocation of reconfigurable modules on Xilinx FPGAs using dynamic partial reconfiguration (DPR). Relocation of these modules is performed without requirements of re-implementing the design. The article describes the relocation procedure based on modifications of major address of the partial configuration bitstream. This approach allows using single partial bitstream for multiple areas in FPGA device. It reduces a number of partial bitstreams stored in memory, saves the implementation time and it can increase dependability of the system. The proposed flow is demonstrated on a simple example with multiplier and adder locations mutually exchanged.
Keywords :
adders; field programmable gate arrays; logic design; multiplying circuits; reconfigurable architectures; DPR; FPGA device; Xilinx FPGA; adder locations; design flow; dynamic partial reconfiguration; multiplier; partial configuration bitstream; reconfigurable module relocation; single partial bitstream; Digital signal processing; Field programmable gate arrays; Performance evaluation; Routing; Software; Table lookup; Wires; FPGA partial reconfiguration; functional block relocation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2013 IEEE 16th International Symposium on
Conference_Location :
Karlovy Vary
Print_ISBN :
978-1-4673-6135-4
Electronic_ISBN :
978-1-4673-6134-7
Type :
conf
DOI :
10.1109/DDECS.2013.6549812
Filename :
6549812
Link To Document :
بازگشت