DocumentCode :
613958
Title :
A Circuit Division Method for High-Level Synthesis on Multi-FPGA Systems
Author :
Daiki, K. ; Miyajima, Teruyuki ; Amano, Hideharu
Author_Institution :
Dept. of Inf. & Comput. Sci., Keio Univ., Yokohama, Japan
fYear :
2013
fDate :
25-28 March 2013
Firstpage :
156
Lastpage :
161
Abstract :
High-Level Synthesis has been researched and developed for these 20 years. Not only ASIC, but also reconfigurable devices, especially Field Programmable Gate Array (FPGA) development environment has been improved as well. Various types of large algorithms also have been implemented on FPGAs in order to shorten their processing time, especially in the field of Computational Fluid Dynamics(CFD). However, for such an acceleration, FPGA has some limitations when programmers try to implement large algorithm. Area is one of the largest constraints for FPGA, so programmers have to divide one large algorithm into some small parts. The number of arithmetic units also constraints the size of algorithm and degree of the speed-up. Here, wetry to divide a large algorithm into some small functions, and implement on some FPGAs by using a High-Level Synthesis(HLS) tool. Since the trial and error is easy to be done withHLS tool, we propose a technique for exploration of division point of a large algorithm by using a HLS tool CWB (Cyber Work Bench).
Keywords :
digital arithmetic; field programmable gate arrays; high level synthesis; CWB HLS tool; Cyber Work Bench; algorithm division; algorithm processing time; algorithm size constraint; arithmetic units; circuit division method; division point; field programmable gate array development environment; high-level synthesis tool; multiFPGA systems; speed-up degree constraint; Algorithm design and analysis; Clocks; Field programmable gate arrays; Hardware; Hardware design languages; Optical imaging; Optimization; Circuit Division; HLS; High Level Synthesis; Loop Unrolling; Multi FPGA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Information Networking and Applications Workshops (WAINA), 2013 27th International Conference on
Conference_Location :
Barcelona
Print_ISBN :
978-1-4673-6239-9
Electronic_ISBN :
978-0-7695-4952-1
Type :
conf
DOI :
10.1109/WAINA.2013.266
Filename :
6550389
Link To Document :
بازگشت