Title :
Design and analysis of scan power reduction based on linear feedback shift register reseeding
Author :
Sowmiya, G. ; Premalatha, P. ; Rajaram, A. ; Saravanan, S. ; Sai, R. Vijay
Author_Institution :
M.Tech. VLSI Design, SASTRA Univ., Thanjavur, India
Abstract :
Low power testing in VLSI has emerged as a standard idea in today´s electronics industry. The need for low power is root for a major pattern shift where power consumption has become a significant concern while comparing with performance and area. This work explores XOR network with Linear Feedback Shift Register (LFSR), which is having different tap connection. The proposed work is associated with general LFSR and modified LFSR with proper seed selection. This technique produces different input patterns and targeted to reduce transition switching of the bits. Experimental result is verified by XILINX Vertex 6 low power FPGA.
Keywords :
boundary scan testing; field programmable gate arrays; logic testing; low-power electronics; shift registers; VLSI; XILINX Vertex 6 low power FPGA; XOR network; electronics industry; linear feedback shift register reseeding; low power testing; pattern shift; power consumption; scan power reduction; seed selection; tap connection; transition switching; Communications technology; Conferences; Linear Feedback Shift Register; Seed Selection; Switching Transition; XOR network;
Conference_Titel :
Information & Communication Technologies (ICT), 2013 IEEE Conference on
Conference_Location :
JeJu Island
Print_ISBN :
978-1-4673-5759-3
DOI :
10.1109/CICT.2013.6558172