DocumentCode
618362
Title
Critical path analysis for primary inputs optimization
Author
Premalatha, P. ; Rajaram, A. ; Sowmiya, G. ; Saravanan, S. ; Vijaysai, R.
Author_Institution
VLSI Design, SASTRA Univ., Thanjavur, India
fYear
2013
fDate
11-12 April 2013
Firstpage
642
Lastpage
646
Abstract
Designing of Very Large Scale Integrated (VLSI) portable devices require less power, minimal time to market, high performance in order to achieve reliability and efficiency. The design constraints include speed, area and cost. Hence, the innovative techniques must optimize the above design constraints. In this work, a new approach is used to find the optimistic primary inputs, which is indirectly used to increase the speed is proposed. Critical path reduction is also achieved. Then the work is extended with the implementation of Linear Feedback Shift Register (LFSR).The independent primary inputs are neglected and only the optimized inputs are considered. The ISCAS 85 benchmark circuits are targeted for the proposed work.
Keywords
VLSI; circuit feedback; critical path analysis; integrated circuit design; integrated circuit reliability; optimisation; shift registers; time to market; ISCAS 85 benchmark circuit; LFSR; VLSI; critical path reduction analysis; linear feedback shift register; portable device; primary input optimization; reliability; time to market; very large scale integrated design; Algorithm design and analysis; Benchmark testing; Circuit faults; Communications technology; Conferences; Integrated circuit modeling; Optimization; Critical path; Linear Feedback Shift Register; Primary input;
fLanguage
English
Publisher
ieee
Conference_Titel
Information & Communication Technologies (ICT), 2013 IEEE Conference on
Conference_Location
JeJu Island
Print_ISBN
978-1-4673-5759-3
Type
conf
DOI
10.1109/CICT.2013.6558173
Filename
6558173
Link To Document