DocumentCode :
618425
Title :
Performance analysis of advanced encryption standard for low power and area applications
Author :
Sharma, T. Manoj ; Thilagavathy, R.
Author_Institution :
Dept. of Electron. & Commun., Nat. Inst. of Technol., Tiruchirappalli, India
fYear :
2013
fDate :
11-12 April 2013
Firstpage :
967
Lastpage :
972
Abstract :
This paper presents a very low power and area efficient ASIC implementation of Advanced Encryption Standard Algorithm (AES). The implementation results of S-Box, MixColumn Transformation and overall AES encryption/ decryption are given in this paper. The AES has been implemented in 90nm standard CMOS library using Synopsys Design Compiler with a core voltage of 1.2V. The power dissipation of S-Box implementation is 16.2 μW at 10 MHz clock frequency. The Total power dissipation and area of AES-128 bit implementation is 224 μW and 50377 μm2 respectively at 10 MHz with a delay of 13ns which is lower than the existing architectures. The maximum operating frequency of the proposed design is 200MHz. For the purpose of comparison the proposed design was also implemented in 180nm CMOS technology.
Keywords :
CMOS integrated circuits; cryptography; AES decryption; AES encryption; ASIC; CMOS library; MixColumn transformation; S-Box; Synopsys Design compiler; advanced encryption standard algorithm; frequency 10 MHz; frequency 200 MHz; low area application; low power application; performance analysis; power 16.2 muW; power 224 muW; size 180 nm; size 90 nm; time 13 ns; voltage 1.2 V; Algorithm design and analysis; Communications technology; Conferences; Encryption; Logic gates; Polynomials; Standards; ASIC; Advanced Encryption Standard — AES; Cryptography; Galois field; PPRM; S-Box;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information & Communication Technologies (ICT), 2013 IEEE Conference on
Conference_Location :
JeJu Island
Print_ISBN :
978-1-4673-5759-3
Type :
conf
DOI :
10.1109/CICT.2013.6558236
Filename :
6558236
Link To Document :
بازگشت