Title :
Headfirst sliding routing: A time-based routing scheme for bus-NoC hybrid 3-D architecture
Author :
Kagami, Takahiro ; Matsutani, Hiroshi ; Koibuchi, Michihiro ; Amano, Hideharu
Author_Institution :
Keio Univ., Yokohama, Japan
Abstract :
A contact-less approach that connects chips in vertical dimension has a great potential to customize components in 3-D chip multiprocessors (CMPs), assuming card-style components inserted to a single cartridge communicate each other wirelessly using inductive-coupling technology. To simplify the vertical communication interfaces, static Time Division Multiple Access (TDMA) is used for the vertical broadcast buses, while arbitrary or customized topologies can be used for intra-chip networks. In this paper, we propose the Headfirst sliding routing scheme to overcome the simple static TDMA-based vertical buses. Each vertical bus grants a communication time-slot for different chips at the same time periodically, which means these buses work with different phases. Depending on the current time, packets are routed toward the best vertical bus (elevator) just before the elevator acquires its communication time-slot. Network simulations show that Headfirst sliding routing reduces the communication latency by up to 32.7%, and full-system CMP simulations show that it reduces application execution time by 9.9%. Synthesis results show that the area and critical path delay overheads are modest.
Keywords :
microprocessor chips; network routing; network topology; network-on-chip; time division multiple access; 3D chip multiprocessor; TDMA; arbitrary topology; bus-NoC hybrid 3D architecture; communication time-slot; contactless approach; customized topology; full-system CMP simulation; headfirst sliding routing; inductive-coupling technology; intrachip network; network simulation; packet routing; static time division multiple access; time-based routing scheme; vertical broadcast buses; vertical communication interface; Couplings; Elevators; Routing; Switches; Time division multiple access; Topology; Wireless communication;
Conference_Titel :
Networks on Chip (NoCS), 2013 Seventh IEEE/ACM International Symposium on
Conference_Location :
Tempe, AZ
Print_ISBN :
978-1-4673-6491-1
Electronic_ISBN :
978-1-4673-6492-8
DOI :
10.1109/NoCS.2013.6558406