DocumentCode :
619472
Title :
TEASE: A systematic analysis framework for early evaluation of FinFET-based advanced technology nodes
Author :
Mallik, Abhidipta ; Zuber, Paul ; Tsung-Te Liu ; Chava, B. ; Ballal, Bhavana ; Del Bario, Pablo Royer ; Baert, R. ; Croes, Kristof ; Ryckaert, J. ; Badaroglu, Mustafa ; Mercha, Abdelkarim ; Verkest, D.
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2013
fDate :
May 29 2013-June 7 2013
Firstpage :
1
Lastpage :
6
Abstract :
This paper proposes TEASE (Technology Exploration and Analysis for SoC-level Evaluation), a framework to systematically analyze and evaluate system design in finFET-based technology node. The proposed framework combines both lithography and electrical constraints of a particular technology node to optimize the standard cell library performance. Growing complexity of logic design at nodes below 20nm causes to adopt a design style that can embrace the simplicity required to enable manufacturing, along with a process technology that can be finely tuned to the desired performance constraints. Additionally, the introduction of finFET based devices poses a new challenge for the designers to come up with an efficient standard cell template. The proposed framework can be used to detect the technology constraints that act as the bottleneck for the enablement of design at these advanced nodes. Results presented in this paper show by optimizing these bottlenecks we can improve the performance of a standard cell library significantly. Furthermore, adapting to such an analysis framework at an early stage of technology development helps to take the design constraints into the decision loop for realization of technology research into real products.
Keywords :
MOSFET; lithography; logic design; system-on-chip; FinFET-based advanced technology node; TEASE; decision loop; design style; electrical constraints; finFET based devices; lithography; local interconnect based technology; logic design; standard cell library performance; system design evaluation; systematic analysis framework; Computer architecture; Libraries; Metals; Microprocessors; Optimization; Standards; System-on-chip; FinFET technology; SoC evaluation; standard cell architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2013 50th ACM/EDAC/IEEE
Conference_Location :
Austin, TX
ISSN :
0738-100X
Type :
conf
Filename :
6560617
Link To Document :
بازگشت