Title :
A high-level synthesis flow for the implementation of iterative stencil loop algorithms on FPGA devices
Author :
Nacci, Alessandro Antonio ; Rana, Vijay ; Bruschi, Francesco ; Sciuto, Donatella ; Beretta, Ivan ; Atienza, David
Author_Institution :
Dipt. di Elettron. e Inf. (DEI), Politec. di Milano, Milan, Italy
fDate :
May 29 2013-June 7 2013
Abstract :
The automatic generation of hardware implementations for a given algorithm is generally a difficult task, especially when data dependencies span across multiple iterations such as in iterative stencil loops (ISLs). In this paper, we introduce an automatic design flow to extract parallelism from an ISL algorithm and perform a design space exploration to identify its best FPGA hardware implementation, in terms of both area and throughput. Experimental results show that the proposed methodology generates hardware designs whose performance is comparable to the one of manually-optimized solutions, and orders of magnitude higher than the implementations generated by commercial high-level synthesis tools.
Keywords :
electronic design automation; field programmable gate arrays; iterative methods; logic design; FPGA device; automatic design flow; hardware designs; hardware implementations; high level synthesis flow; iterative stencil loop algorithms; Algorithm design and analysis; Computer architecture; Estimation; Field programmable gate arrays; Hardware; System-on-chip; Throughput; High Level Synthesis; Iterative stencil loops; Performance and Area Estimation; Symbolic Execution;
Conference_Titel :
Design Automation Conference (DAC), 2013 50th ACM/EDAC/IEEE
Conference_Location :
Austin, TX