Title :
Bayesian Model Fusion: Large-scale performance modeling of analog and mixed-signal circuits by reusing early-stage data
Author :
Fa Wang ; Wangyang Zhang ; Shupeng Sun ; Xin Li ; Chenjie Gu
Author_Institution :
ECE Dept., Carnegie Mellon Univ., Pittsburgh, PA, USA
fDate :
May 29 2013-June 7 2013
Abstract :
Efficient high-dimensional performance modeling of today´s complex analog and mixed-signal (AMS) circuits with large-scale process variations is an important yet challenging task. In this paper, we propose a novel performance modeling algorithm that is referred to as Bayesian Model Fusion (BMF). Our key idea is to borrow the simulation data generated from an early stage (e.g., schematic level) to facilitate efficient high-dimensional performance modeling at a late stage (e.g., post layout) with low computational cost. Such a goal is achieved by statistically modeling the performance correlation between early and late stages through Bayesian inference. Several circuit examples designed in a commercial 32nm CMOS process demonstrate that BMF achieves up to 9× runtime speedup over the traditional modeling technique without surrendering any accuracy.
Keywords :
CMOS analogue integrated circuits; integrated circuit modelling; mixed analogue-digital integrated circuits; BMF; Bayesian inference; Bayesian model fusion; CMOS process; analog-mixed-signal circuits; complex AMS circuits; early-stage data reuse; high-dimensional performance modeling; large-scale performance modeling; large-scale process variations; low-computational cost; schematic level; simulation data; size 32 nm; statistical model; Bayes methods; Computational modeling; Data models; Integrated circuit modeling; Mathematical model; Numerical models; Semiconductor device modeling;
Conference_Titel :
Design Automation Conference (DAC), 2013 50th ACM/EDAC/IEEE
Conference_Location :
Austin, TX