DocumentCode :
619522
Title :
APPLE: Adaptive Performance-Predictable Low-Energy caches for reliable hybrid voltage operation
Author :
Maric, Bojan ; Abella, Jaume ; Valero, M.R.
fYear :
2013
fDate :
May 29 2013-June 7 2013
Firstpage :
1
Lastpage :
8
Abstract :
Semiconductor technology evolution enables the design of resource-constrained battery-powered ultra-low-cost chips required for new market segments such as environment, urban life and body monitoring. Caches have been shown to be the main energy and area consumer in those chips. This paper proposes simple, hybrid-operation (high Vcc, ultra-low Vcc), single-Vcc domain Adaptive Performance-Predictable Low-Energy (APPLE) L1 cache designs based on replacing energy-hungry SRAM cells by more energy-efficient and smaller cells enhanced with extra cache lines set up in an adapted victim cache to still enable strong performance guarantees. APPLE caches are proven to largely outperform existing solutions in terms of energy and area efficiency.
Keywords :
SRAM chips; cache storage; integrated circuit reliability; semiconductor device reliability; APPLE caches; adaptive performance-predictable low-energy caches; energy-efficient; energy-hungry SRAM cells; hybrid voltage operation; resource-constrained battery-powered ultra-low-cost chips; semiconductor technology; Benchmark testing; Fault tolerance; Fault tolerant systems; Reliability engineering; SRAM cells; Transistors; Cache; Faults; Low Energy; Predictable Performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2013 50th ACM/EDAC/IEEE
Conference_Location :
Austin, TX
ISSN :
0738-100X
Type :
conf
Filename :
6560677
Link To Document :
بازگشت