DocumentCode :
619549
Title :
Dynamic voltage and frequency scaling for shared resources in multicore processor designs
Author :
Xi Chen ; Zheng Xu ; Hyungjun Kim ; Gratz, Paul V. ; Jiang Hu ; Kishinevsky, Michael ; Ogras, Umit ; Ayoub, Raid
fYear :
2013
fDate :
May 29 2013-June 7 2013
Firstpage :
1
Lastpage :
7
Abstract :
As the core count in processor chips grows, so do the on-die, shared resources such as on-chip communication fabric and shared cache, which are of paramount importance for chip performance and power. This paper presents a method for dynamic voltage/frequency scaling of networks-on-chip and last level caches in multicore processor designs, where the shared resources form a single voltage/frequency domain. Several new techniques for monitoring and control are developed, and validated through full system simulations on the PARSEC benchmarks. These techniques reduce energy-delay product by 56% compared to a state-of-the-art prior work.
Keywords :
cache storage; multiprocessing systems; network-on-chip; PARSEC benchmarks; dynamic voltage scaling; frequency scaling; last level caches; multicore processor designs; network on chip; on chip communication fabric; shared cache; shared resources; Abstracts; Nickel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2013 50th ACM/EDAC/IEEE
Conference_Location :
Austin, TX
ISSN :
0738-100X
Type :
conf
Filename :
6560707
Link To Document :
بازگشت