Title :
Bridge defect detection in nanometer CMOS circuits using Low VDD and body bias
Author :
Villacorta, Hector ; Garcia-Gervacio, Jose ; Champac, Victor ; Bota, Sebastia ; Martinez, Jose Luis ; Segura, Jaume
Author_Institution :
Nat. Inst. for Astrophys., Opt. & Electron. (INAOE), Puebla, Mexico
Abstract :
Bridge defects are an important manufacturing defect that may escape test. Even more, it has been shown that in nanometer regime, process variations pose important challenges for traditional delay test methods. Therefore, advances in test methodologies to deal with nanometer issues are required. In this work the feasibility of using Low VDD and body bias in a delay based test to detect resistive bridge defects in CMOS nanometer circuits is analyzed. The detection of bridge defects using a delay based test in nanometer circuits is strongly influenced by: (1) spatial correlation of the process parameters such as length, width and oxide thickness of the transistor, (2) random placement of dopants, and (3) the signal correlation due to reconvergent paths. Because of this, in this work a Statistical Timing Analysis Framework (STAF) is used to analyze the possibilities of detection of bridge defect using a delay based test. The STAF considers different values of VDD and body bias. The detection of the bridge defects of a circuit is computed by the Statistical Fault Coverage that gives a more realistic measure of the degree of detection of the defect. This methodology is applied to some ISCAS benchmark circuits implemented in a 65nm CMOS technology. The obtained results show the feasibility of the proposed methodology.
Keywords :
CMOS analogue integrated circuits; failure analysis; nanoelectronics; statistical analysis; CMOS technology; ISCAS benchmark circuit; STAF; VDD; body bias; dopant random placement; manufacturing defect; nanometer CMOS circuits; oxide thickness; process parameter spatial correlation; process variation; reconvergent path; resistive bridge defect detection; signal correlation; size 65 nm; statistical fault coverage; statistical timing analysis framework; traditional delay test method; transistor lenght; transistor width; Bridges; CMOS integrated circuits; Delays; Lead;
Conference_Titel :
Test Workshop (LATW), 2013 14th Latin American
Conference_Location :
Cordoba
Print_ISBN :
978-1-4799-0595-9
DOI :
10.1109/LATW.2013.6562671