DocumentCode :
621298
Title :
TSV count minimization and thermal analysis for 3D Tree-based FPGA
Author :
Pangracious, Vinod ; Mehrez, H. ; Marakchi, Z.
Author_Institution :
LIP6, Univ. of Pierre & Marie Curie Paris VI, Paris, France
fYear :
2013
fDate :
29-31 May 2013
Firstpage :
223
Lastpage :
226
Abstract :
The CMOS technology scaling has greatly improved the overall performance and density of Field Programmable Gate Array (FPGA), nonetheless the performance gap between FPGA and ASIC has remain very wide mainly due the programming overhead of FPGA. Three-Dimensional (3D) integration is a promising technology to reduce wire lengths. Through Silicon Vias (TSV) provide electrical connectivity between multiple active device planes in 3D integrated Circuits (ICs). TSVs require a significant silicon area compared to planar interconnects and also bring critical challenges to design of 3D ICs. In this paper we propose an architectural level TSV count optimization solution to minimize, the TSV count without compromising the chip performance. TSVs are also used very effectively to control the increase in inter-layer temperature of 3D ICs. We propose a TSV based 3D thermal optimization model for FPGA. The experimental results shows our methodology is able to reduce 35% of the total TSV count in 3D Tree-based FPGA.
Keywords :
CMOS logic circuits; application specific integrated circuits; elemental semiconductors; field programmable gate arrays; silicon; thermal analysis; three-dimensional integrated circuits; 3D IC; 3D integrated circuits; 3D tree-based FPGA; ASIC; CMOS technology; Si; TSV count minimization; TSV-based 3D thermal optimization model; architectural level TSV count optimization solution; chip performance; electrical connectivity; field programmable gate array; interlayer temperature; multiple active device planes; thermal analysis; through silicon vias; Computer architecture; Field programmable gate arrays; Integrated circuit interconnections; Optimization; Switches; Temperature measurement; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design & Technology (ICICDT), 2013 International Conference on
Conference_Location :
Pavia
Print_ISBN :
978-1-4673-4740-2
Electronic_ISBN :
978-1-4673-4741-9
Type :
conf
DOI :
10.1109/ICICDT.2013.6563341
Filename :
6563341
Link To Document :
بازگشت