DocumentCode :
621303
Title :
A 14-bit and 70-dB dynamic range, continuous time, sigma delta modulator
Author :
Ducu, Dragos
Author_Institution :
Microchip Technol., Bucharest, Romania
fYear :
2013
fDate :
23-25 May 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a new circuit realization for multi bit continuous time sigma delta modulator. The converter has been designed in a 0.18 um TSMC technology and achieves a maximum signal-to-noise ratio (SNR) of 70 dB in a 1 MHz bandwidth and dissipates 5mW from a 1.8 V supply when clocked at 100MHz. The convertor has a third-order active-RC loop filter, a 4-bit flash quantizer and errors are corrected by Data Weighted Averaging (DWA). The DWA technique is used for reducing DAC noise due to component mismatches. A multi-bit non-return-to-zero (NRZ) DACs is adopted to reduce clock jitter sensitivity. The performance of the circuits was demonstrated using HSPICE at low voltage operation of 1.8V.
Keywords :
active filters; convertors; modulators; quantisation (signal); sigma-delta modulation; DAC noise; DWA technique; HSPICE; SNR; TSMC technology; bandwidth 1 MHz; clock jitter sensitivity; data weighted averaging; dynamic range continuous time sigma delta modulator; flash quantizer; frequency 100 MHz; multi bit continuous time sigma delta modulator; multibit NRZ DAC; multibit non-return-to-zero DAC; signal-to-noise ratio; storage capacity 4 bit; third-order active-RC loop filter; voltage 1.8 V; Bandwidth; Converters; Modulation; Noise; Operational amplifiers; Resistors; Sigma-delta modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Topics in Electrical Engineering (ATEE), 2013 8th International Symposium on
Conference_Location :
Bucharest
Print_ISBN :
978-1-4673-5979-5
Type :
conf
DOI :
10.1109/ATEE.2013.6563347
Filename :
6563347
Link To Document :
بازگشت