DocumentCode :
625245
Title :
Computing detection probability of delay defects in signal line tsvs
Author :
Metzler, C. ; Todri-Sanial, Aida ; Bosio, A. ; Dilillo, L. ; Girard, P. ; Virazel, A. ; Vivet, Pascal ; Belleville, Marc
Author_Institution :
LIRMM, Univ. of Montpellier 2, Montpellier, France
fYear :
2013
fDate :
27-30 May 2013
Firstpage :
1
Lastpage :
6
Abstract :
Three-dimensional stacking technology promises to solve the interconnect bottleneck problem by using Through-Silicon-Vias (TSVs) to vertically connect circuit layers. However, manufacturing steps may lead to partly broken or incompletely filled TSVs that may degrade the performance and reduce the useful lifetime of a 3D IC. Due to combinations of physical factors such as switching activity, supply noise and crosstalk, path delays can experience speed-up or slow-down that could let the effect of resistive open TSV go undetected by conventional test methods. In this work, we present a metric based on probabilistic analysis to detect delay defects induced by resistive opens that occur on signal line TSVs. Our experimental result will show the accuracy of the proposed metric.
Keywords :
integrated circuit interconnections; integrated circuit testing; probability; three-dimensional integrated circuits; 3D IC; crosstalk; delay defect detection; detection probability; interconnect bottleneck problem; path delays; probabilistic analysis; resistive open TSV effect; signal line TSV; supply noise; switching activity; test methods; three-dimensional stacking technology; through-silicon-vias; Couplings; Delays; Joints; Mathematical model; Probability density function; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2013 18th IEEE European
Conference_Location :
Avignon
Print_ISBN :
978-1-4673-6376-1
Type :
conf
DOI :
10.1109/ETS.2013.6569349
Filename :
6569349
Link To Document :
بازگشت