DocumentCode :
625268
Title :
Reducing power dissipation in memory repair for high defect densities
Author :
Papavramidou, P. ; Nicolaidis, Michael
Author_Institution :
UJF, Grenoble INP, Grenoble, France
fYear :
2013
fDate :
27-30 May 2013
Firstpage :
1
Lastpage :
7
Abstract :
Nanometric scaling steadily increases failure rates, which are expected to be exacerbated as we are approaching the ultimate limits of CMOS and to worsen yet as we will engage in post-CMOS technologies. Moving towards ultimate CMOS and post CMOS also requires increasingly aggressive power reduction. An efficient way to reduce power consists in reducing voltage. Aggressive voltage reduction will result in increasing the numbers of weak memory cells that will operate falsely. Thus, it is desirable to dispose memory repair architectures able to cope with high defect densities. At the same time, reliability is another major concern with aggressive technology scaling. In this context, recent techniques combining memory repair architectures with ECC were able to aggressively reduce repair cost for high defect densities. However, even under the drastic cost reduction obtained with these approaches, power penalty can still be significant as we consider increasing levels of defect density. This paper proposes new repair architectures that are advantageously combined with the previously proposed solutions and allow drastic reduction of dissipated power.
Keywords :
CMOS memory circuits; failure analysis; integrated circuit reliability; CMOS limits; ECC; aggressive technology scaling; aggressive voltage reduction; failure rates; high-defect density; memory cell; memory repair architecture; nanometric scaling; post-CMOS technology; power dissipation reduction; power penalty; reliability; repair cost reduction; voltage reduction; CMOS integrated circuits; Circuit faults; Computer aided manufacturing; Computer architecture; Error correction codes; Maintenance engineering; Power dissipation; Memory repair; high defect densities; low power; reliability; ultimate CMOS and post-CMOS; yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2013 18th IEEE European
Conference_Location :
Avignon
Print_ISBN :
978-1-4673-6376-1
Type :
conf
DOI :
10.1109/ETS.2013.6569372
Filename :
6569372
Link To Document :
بازگشت