DocumentCode :
625563
Title :
Test Generation for RTES from SysML Models: Context, Motivations and Research Proposal
Author :
Gauthier, Jean-Marie
Author_Institution :
DISC Dept., FEMTO-ST Inst., Besancon, France
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
503
Lastpage :
504
Abstract :
This paper presents the context, motivations and perspectives of my PhD research about model-based testing for real-time and embedded systems using SysML. This work is based on an existing model-based approach which has been proposed during the VETESS project. This approach aims to generate tests for embedded systems. In this paper, we identify areas of improvement, which permit us to evolve the initial approach by taking into account real-time aspects. This will contribute to an automated Model-Based Testing tool-chain for real-time and embedded systems.
Keywords :
embedded systems; formal verification; program testing; RTES; SysML model; VETESS project; embedded system; model-based testing tool-chain; real-time system; test generation; Adaptation models; Conferences; Embedded systems; Mathematical model; Real-time systems; Testing; Unified modeling language; Model-Based Testing; Real-time systems; SysML;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Software Testing, Verification and Validation (ICST), 2013 IEEE Sixth International Conference on
Conference_Location :
Luembourg
Print_ISBN :
978-1-4673-5961-0
Type :
conf
DOI :
10.1109/ICST.2013.83
Filename :
6569775
Link To Document :
بازگشت