DocumentCode :
625919
Title :
Real-time instruction-cycle-based dynamic voltage scaling (iDVS) power management for low-power digital signal processor (DSP) with 53% energy savings
Author :
Shen-Yu Peng ; Yu-Huei Lee ; Chun-Hsien Wu ; Tzu-Chi Huang ; Ke-Horng Chen ; Ying-Hsi Lin ; Chao-Cheng Lee ; Chen-Chih Huang ; Ching-Yuan Yeh ; Yu-Wen Chen ; Chao-Chiun Liang ; Chang-An Ho ; Tun-Hao Yu
Author_Institution :
Inst. of Electr. Control Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2012
fDate :
12-14 Nov. 2012
Firstpage :
377
Lastpage :
380
Abstract :
This paper presents an instruction-cycle-based dynamic voltage scaling (iDVS) power management strategy for a low-power processor design. The iDVS technique is fully compatible with conventional DVS scheduler algorithms. Furthermore, an additional iDVS design flow embedded in the standard cell lib flow is proposed to implement the iDVS-based DSP. In addition, the fast-response bidirectional asynchronous wave-pipeline (BAWP) digital low-dropout (LDO) regulator is also presented to improve the iDVS performance. The iDVS-based DSP chip implemented in an HH-NEC 0.18μm standard CMOS process demonstrates 53% energy savings over that without the iDVS technique.
Keywords :
CMOS integrated circuits; digital control; digital signal processing chips; low-power electronics; pipeline arithmetic; scheduling; BAWP; DSP; DVS scheduler; HH-NEC standard CMOS process; LDO regulator; bidirectional asynchronous wave-pipeline; digital low-dropout regulator; dynamic voltage scaling; iDVS technique; low-power digital signal processor; power management; real-time instruction-cycle; size 0.18 mum; standard cell lib flow;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2012 IEEE Asian
Conference_Location :
Kobe
Type :
conf
DOI :
10.1109/ASSCC.2012.6570805
Filename :
6570805
Link To Document :
بازگشت