DocumentCode :
626487
Title :
Minimum-jitter design of bang-bang PLLs in the presence of 1/f2 and 1/f3 DCO noise
Author :
Marucci, Giovanni ; Levantino, Salvatore ; Maffezzoni, Paolo ; Samori, Carlo
Author_Institution :
Dipt. di Elettron. e Inf., Politec. di Milano, Milan, Italy
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
173
Lastpage :
176
Abstract :
Digital phase-locked loops based on bang-bang phase detectors are attractive candidates for frequency synthesizers and clock multipliers because of their simplicity and low power consumption. However, being nonlinear systems, they are proved difficult to analyze and prone to the generation of limit cycles. Under the presence of phase noise originating from the controlled oscillator with 1/f2 and 1/f3 spectral shapes, simple expressions of the output jitter as a function of the loop parameters are developed which allow us to avoid limit cycles and to optimize the design to minimize output jitter.
Keywords :
1/f noise; digital phase locked loops; jitter; limit cycles; nonlinear systems; phase locked oscillators; phase noise; 1/f2 DCO noise; 1/f3 DCO noise; bang-bang phase detectors; clock multipliers; digital phase-locked loops; digitally-controlled oscillator; frequency synthesizers; nonlinear systems; output jitter; phase noise; Clocks; Jitter; Limit-cycles; Mathematical model; Noise; Phase locked loops; TV;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6571810
Filename :
6571810
Link To Document :
بازگشت