Title :
Power optimization in a parallel multiplier using voltage islands
Author :
Seok Won Heo ; Suk Joong Huh ; Ercegovac, Milos D.
Author_Institution :
Comput. Sci. Dept., Univ. of California at Los Angeles, Los Angeles, CA, USA
Abstract :
Minimizing the power dissipation of parallel multipliers is important for mobile digital signal processing. In this paper, we present an approach to reducing power dissipation in the design of parallel multipliers by utilizing voltage islands to exploit non-uniform arrival of inputs to the carry propagate adder. Our approach reduces up to approximately 20% of dynamic power dissipation with little delay penalty in a parallel multiplier of a tree type, and uses a fast simple adder instead of a hybrid adder.
Keywords :
adders; digital signal processing chips; multiplying circuits; optimisation; delay penalty; dynamic power dissipation reduction; hybrid adder; mobile digital signal processing; parallel multiplier; power optimization; propagate adder; voltage islands; Adders; Delays; Hybrid power systems; Power dissipation; Power supplies; Very large scale integration; Voltage control;
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-5760-9
DOI :
10.1109/ISCAS.2013.6571851