DocumentCode :
626587
Title :
A low power 1-MHz continuous-time ΣΔM Using a passive loop filter designed with a genetic algorithm tool
Author :
de Melo, Joao L. A.
Author_Institution :
Dept. de Eng. Electrotec., Univ. Nova de Lisboa, Caparica, Portugal
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
586
Lastpage :
589
Abstract :
This paper describes the design of a continuous-time amplifier-less second-order Sigma-Delta modulator (ΣΔM). In modern CMOS technologies the intrinsic gain of the transistors is low, which increases the difficulty of designing high gain amplifiers. The proposed ΣΔM uses a passive filter topology and therefore does not require an amplifier circuit. In order to maximize the performance, the circuit is optimized using genetic algorithms. The resulting circuit, designed in a 130 nm CMOS technology, has a bandwidth of 1 MHz for a clock frequency of 200 MHz. The electrical simulation results show that it achieves a maximum signal-to-noise-plus-distortion ratio (SNDR) of 52.8 dB and a dynamic range of 58 dB while dissipating 95 μW which corresponds to an efficiency of 133 fJ/conv.
Keywords :
CMOS integrated circuits; continuous time filters; genetic algorithms; low-power electronics; passive filters; sigma-delta modulation; CMOS technologies; amplifier circuit; bandwidth 1 MHz; continuous-time amplifier-less second-order sigma-delta modulator; electrical simulation; frequency 200 MHz; genetic algorithm tool; high gain amplifiers; intrinsic gain; low power continuous-time ΣΔM; passive filter topology; passive loop filter; power 95 muW; size 130 nm; CMOS integrated circuits; CMOS technology; Feedforward neural networks; Genetic algorithms; Latches; Modulation; Sigma-delta modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6571910
Filename :
6571910
Link To Document :
بازگشت