Title :
Efficient in situ error detection enabling diverse path coverage
Author :
Chia-Hsiang Chen ; Yaoyu Tao ; Zhengya Zhang
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of Michigan, Ann Arbor, MI, USA
Abstract :
Technology scaling continues to improve density, but also reduces the critical charge to hold a logic state, causing devices to become more susceptible to accidental disruptions due to noise and soft errors. Increased process variation adds to the reliability challenge, resulting in over designs and extra timing margins at the cost of power consumption, silicon area and performance degradation. We present efficient in situ error detection techniques to exploit datapath characteristics for monitoring circuit errors: pre-edge checking in non-critical paths without hold time constraints; post-edge checking in critical paths without sacrificing performance; and cross-edge checking in moderate paths for the optimal trade-off. The techniques are all realized using the inherent redundancy within a conventional flip-flop design and do not require any logic or sample duplication as done by most existing methods. The detection-enabled flip-flop is implemented using only 31 transistors as a competitive and low-cost solution.
Keywords :
flip-flops; logic testing; radiation hardening (electronics); circuit errors; critical charge; cross-edge checking; datapath characteristics; detection-enabled flip-flop; diverse path coverage; flip-flop design; hold time constraints; in situ error detection; logic state; noise error; noncritical paths; optimal trade-off; performance degradation; post-edge checking; power consumption; pre-edge checking; process variation; reliability challenge; silicon area; soft error; technology scaling; timing margins; Clocks; Delays; Detectors; Image edge detection; Latches; Transistors;
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-5760-9
DOI :
10.1109/ISCAS.2013.6571961