Title :
Efficient loop accelerator for Motion Estimation Specific Instruction-set Processor
Author :
Tae Sun Kim ; Myung Hoon Sunwoo ; Sung Dae Kim
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
Abstract :
This paper proposes an efficient loop accelerator for a Motion Estimation Specific Instruction-set Processor (MESIP). ME algorithms in nature contain complex and multiple loop operations. To support efficient hardware (HW) loop operations, this paper introduces four loop instructions and their specific HW architecture. The simulation results show that the proposed loop accelerator can reduce about 29% average instruction cycles for ME early-termination schemes compared with typical implementation having a combination of compare and conditional jump instructions. The proposed loop accelerator of MESIP can significantly reduce the number of program memory accesses and greatly save power consumption. Hence, it can be quite suitable for low power and flexible ME implementation.
Keywords :
data compression; motion estimation; video coding; HW loop operations; ME early-termination schemes; MESIP; hardware loop operations; loop accelerator; motion estimation specific instruction-set processor; power consumption; program memory accesses; video coding; Algorithm design and analysis; Application specific integrated circuits; Computer architecture; Hardware; Motion estimation; Signal processing algorithms; Video coding;
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-5760-9
DOI :
10.1109/ISCAS.2013.6571990