DocumentCode :
626683
Title :
A digital centric transmitter architecture with arbitrary ratio baseband-to-LO upsampling
Author :
Mueller, Jan Henning ; Mohr, Bastian ; Zhang, Ye ; Negra, Renato ; Heinen, Stefan
Author_Institution :
Chair of Integrated Analog Circuits and RF Systems, RWTH Aachen University, Aachen, Germany
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
954
Lastpage :
957
Abstract :
This paper presents a digital centric transmitter architecture with clock domain transition from the baseband clock to a clock derived from the local oscillator of the proposed transmitter. Both clock domains are asynchronous and variable in general, hence this transistion block represents the key building block of the digital signal processing chain. It consists of a synchronizing stage, a timing control unit, and a modified Generalized Farrow upsample filter which allows to implement further upsample stages using simple integer-ratio CIC filters. The architecture is well appropriate for low energy digital-centric hardware designs. Highly reconfigurable, it is applied in a state-of-the-art multimode multistandard transmitter with radio frequency DAC frontend, suitable for WLAN, UMTS, LTE and other recent standards.
Keywords :
IEEE Xplore; Portable document format;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572006
Filename :
6572006
Link To Document :
بازگشت