DocumentCode :
626707
Title :
Design and analysis of full-chip HV ESD protection in BCD30V for mixed-signal ICs
Author :
Shijun Wang ; Fai Yao ; Li Wang ; Rui Ma ; Zhang, Chenghui ; Dong, Zhao Yang ; Wang, Aiping ; Zitao Shi ; Yuhua Cheng ; Baoyong Chi ; Tianling Ren
Author_Institution :
CitrusCom Semicond., Beijing, China
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
1059
Lastpage :
1062
Abstract :
We report design and analysis of full-chip ESD protection solution for high-voltage (HV) mixed-signal ICs in a BCD30V technology by mixed-mode ESD simulation involving integrated process, device, circuit and layout co-design. The full-chip HV ESD protection scheme includes both I/O and power clamp ESD protection. Mixed-mode ESD simulation technique enables pre-Si ESD design optimization and prediction. ESD measurements confirm full-chip HV ESD protection of >4.5KV for the whole chip. This design technique can be applied to practical full-chip HV ESD protection circuit design for mixed-signal ICs in various HV BCD technologies.
Keywords :
circuit simulation; clamps; electrostatic discharge; elemental semiconductors; integrated circuit design; integrated circuit layout; integrated circuit measurement; mixed analogue-digital integrated circuits; optimisation; power integrated circuits; silicon; BCD30V technology; ESD measurement; HV BCD technology; I-O; Si; full-chip high voltage ESD protection scheme; integrated process; layout codesign; mixed-mode ESD simulation; mixed-mode ESD simulation technique; mixed-signal IC; power clamp ESD protection; pre-Si ESD design optimization; voltage 30 V; Clamps; Electrostatic discharges; Integrated circuit modeling; Testing; Thyristors; Transient analysis; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572032
Filename :
6572032
Link To Document :
بازگشت