Title :
Concurrent faulty clock detection for crypto circuits against clock glitch based DFA
Author :
Igarashi, H. ; Youhua Shi ; Yanagisawa, M. ; Togawa, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Waseda Univ., Kitakyushu, Japan
Abstract :
In this paper, a concurrent faulty clock detection method is proposed for crypto circuits against clock glitch based differential fault analysis (DFA). In the proposed method, a nonlogic buffer-based delay chain is inserted, and then by monitoring the delay along the delay chain, a possible clock glitch based DFA can be detected. Experimental results on an AES circuit show that the proposed method can successfully detect clock glitch based attacks, and the required area overhead is only 0.47% that is much smaller than previous works.
Keywords :
clocks; cryptography; fault diagnosis; AES circuit; DFA; clock glitch; concurrent faulty clock detection; crypto circuits; differential fault analysis; nonlogic buffer-based delay chain; Circuit faults; Clocks; Cryptography; Delays; Doped fiber amplifiers; Registers; advanced encryption standard; clock glitch; crypto circuit; differential fault attack; side-channel attacks;
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-5760-9
DOI :
10.1109/ISCAS.2013.6572125