Title :
CMOS SRAM scaling limits under optimum stability constraints
Author :
Makosiej, Adam ; Thomas, O. ; Amara, A. ; Vladimirescu, Andrei
Author_Institution :
Inst. Super. d´Electron. de Paris, Paris, France
Abstract :
This paper presents a predictive analysis of the high-density SRAM cell scaling from the stability and low power perspective. Based on a subthreshold SRAM analytical model [5] and a SRAM area-scaling model the Data Retention Voltage (DRV) defined as the lowest VDD that can be applied during standby without losing data, as well as the minimum supply voltage for reliable read and write (VMIN), are investigated. The analysis is performed for several future technology nodes down to the 18 nm node. It takes into account the impact of MOS key parameters: threshold voltage (VT), subthreshold slope, DIBL, body factor and Pelgrom´s Coefficient AVT. It is demonstrated, that due to process variations, the use of bulk CMOS for sub-28 nm becomes very challenging and severely limits area and supply scaling. Thin-film technology such as Ultra-Thin Body and BOX (UTBB) FDSOI however, should allow stable and power- and area-efficient SRAM design scaling below the 22 nm node with DRV lower than 0.4 V.
Keywords :
CMOS memory circuits; SRAM chips; integrated circuit design; integrated circuit modelling; CMOS SRAM scaling limits; DIBL; DRV; MOS key parameters; Pelgrom coefficient; SRAM area-scaling model; UTBB FDSOI; area-efficient SRAM design; body factor; data retention voltage; high-density SRAM cell; optimum stability constraints; power-efficient SRAM design; subthreshold SRAM analytical model; ultrathin body and box FDSOI; voltage 0.4 V; Analytical models; CMOS integrated circuits; MOS devices; SRAM cells; Stability analysis; Transistors;
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-5760-9
DOI :
10.1109/ISCAS.2013.6572132