Title :
High-performance multiplierless transform architecture for HEVC
Author :
Wenjun Zhao ; Onoye, Takao ; Tian Song
Author_Institution :
Sch. of Inf. Sci. & Tech., Dept. of Inf. Syst. Eng., Osaka Univ., Suita, Japan
Abstract :
In this paper, a high-performance multiplierless VLSI architecture for the transform applied in the emerging video coding standard-High Efficiency Video Coding (HEVC) is presented. The proposed architecture can support a variety of transform sizes from 4×4 to 32×32, and some simplification strategies are adopted during the implementation, such as reusing part of a larger sized transform structure reused by smaller ones, and turning multiplications by constant into shift and sum operations. Synthesis results on the FPGA platform indicate that the proposed design can double the throughput compared with previous work, with almost the same hardware cost. Moreover, synthesis results under 45nm technology show that it can support real-time processing of 4Kx2K (4096×2048, 30fps) video sequences. When a comparison index called “data throughput per unit area” is adopted, the proposed architecture is almost five times more efficient than is the previous design.
Keywords :
VLSI; field programmable gate arrays; video coding; FPGA platform; HEVC; hardware cost; high efficiency video coding; high-performance multiplierless VLSI architecture; high-performance multiplierless transform architecture; video coding standard; Computer architecture; Hardware; Indexes; Standards; Throughput; Transforms; Video coding;
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-5760-9
DOI :
10.1109/ISCAS.2013.6572184