DocumentCode :
626943
Title :
Analysis and design of high performance frequency-interleaved ADC
Author :
Qiu Lei ; Yuanjin Zheng ; Siek, Liter
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
2022
Lastpage :
2025
Abstract :
This paper proposes a frequency-interleaved ADC (FI-ADC) architecture, which can avoid time skew problem existing in time-interleaved ADC (TI-ADC). The analysis filter bank of the FI-ADC is implemented by low order analog filters and can be integrated easily. In addition, prototype of an 8-channel 2GS/s 12-bit FI-ADC is designed. Based on the spurious-free dynamic range (SFDR), the comparison of variation of analog filter coefficients in FI-ADC and time skew in TI-ADC is done. Simulation results show that FI-ADC is more suitable for GHz implementation, and the proposed FI-ADC has a better gain mismatch tolerance than TI-ADC.
Keywords :
analogue-digital conversion; filters; FI-ADC architecture; SFDR; TI-ADC; analog filter coefficients; gain mismatch tolerance; high performance frequency-interleaved ADC; low order analog filters; spurious-free dynamic range; storage capacity 12 bit; time skew problem; time-interleaved ADC; Calibration; Filter banks; Finite impulse response filters; Gain; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572268
Filename :
6572268
Link To Document :
بازگشت