Title :
Statistical Electromigration analysis of a chip with the consideration of a within-die temperature map
Author :
Sun, Tairen ; Mutlu, Ayhan ; Rahman, Mosaddequr
Author_Institution :
Dept. of Electr. Eng., Santa Clara Univ., Santa Clara, CA, USA
Abstract :
In this paper, we present a new approach which uses statistical methods to analyze the Electromigration (EM) reliability of a chip. This new approach utilizes statistical nature of EM failure distribution to assess overall EM risk and applies a within-die temperature map on a chip level design of multiple metal and via layers. The new proposed method provides a more optimistic EM violation estimation result when compared with results using traditional method.
Keywords :
electromigration; failure analysis; integrated circuit design; integrated circuit reliability; statistical analysis; EM failure distribution; EM reliability; EM risk; chip level design; optimistic EM violation estimation; statistical electromigration analysis; within-die temperature map; Current density; Electromigration; Integrated circuit interconnections; Metals; Probability; Reliability; Temperature distribution;
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-5760-9
DOI :
10.1109/ISCAS.2013.6572348