DocumentCode :
627161
Title :
Efficient approaches to design a reversible floating point divider
Author :
Jamal, Lafifa ; Babu, Hafiz Md Hasan
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of Dhaka, Dhaka, Bangladesh
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
3004
Lastpage :
3007
Abstract :
In this paper, we propose a reversible n-bit divider, where n is the number of bits of the operands of dividend. Two approaches for constructing a compact reversible divider have been presented here. The first approach uses conventional division array and the second approach uses high speed division array. Both of the approaches can handle floating point numbers. Several theorems on the numbers of gates, garbage outputs and quantum cost of the reversible n-bit divider have been shown. The comparative study shows that the proposed designs can work with fractional numbers where as existing designs can not. Proposed designs are also much better than the existing approaches considering all the efficiency parameters of reversible logic design which includes numbers of gates used, quantum cost and garbage outputs.
Keywords :
design engineering; dividing circuits; floating point arithmetic; logic design; compact reversible divider; floating point numbers; fractional numbers; garbage outputs; high speed division array; quantum cost; reversible floating point divider; reversible logic design; reversible n bit divider; Adders; Arrays; Computers; Delays; Heating; Logic gates; Vectors; Non-restoring Division; Quantum Cost; Reversible Divider; Reversible Logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572511
Filename :
6572511
Link To Document :
بازگشت