Title :
Design methodology of an ASIC TRNG based on an open-loop delay chain
Author :
Ben-Romdhane, Molka ; Graba, Tarik ; Danger, Jean-Luc ; Mathieu, Yves
Abstract :
Many applications require unpredictable randomly generated numbers. This paper presents a lightweight architecture of a high speed true random number generator (TRNG) and its ASIC implementation. The proposed TRNG randomness is extracted from the observation of the final state of a chain of bistable elements after putting them in a metastable state. The ASIC design methodology targets the CMOS 65 nm technology from STMicroelectronics (STM). It allows to validate the TRNG behavior and evaluate the randomness in different working conditions. Results of standard statistical tests are also presented to validate the TRNG ASIC structure.
Keywords :
CMOS integrated circuits; application specific integrated circuits; integrated circuit design; statistical testing; ASIC TRNG; ASIC design; CMOS; TRNG randomness; bistable element; high speed TRNG; lightweight architecture; metastable state; open-loop delay chain; statistical test; true random number generator; Application specific integrated circuits; Clocks; Delays; Latches; Noise; Propagation delay; Standards; ASIC; TRNG; delay control; metastability;
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2013 IEEE 11th International
Conference_Location :
Paris
Print_ISBN :
978-1-4799-0618-5
DOI :
10.1109/NEWCAS.2013.6573654