• DocumentCode
    628352
  • Title

    Signal and power integrity analysis of a 256-GB/s double-sided IC package with a memory controller and 3D stacked DRAM

  • Author

    Beyene, Wendemagegnehu ; Hai Lan ; Best, S. ; Secker, David ; Mullen, Don ; Ming Li ; Giovannini, Tom

  • Author_Institution
    Rambus Inc., Sunnyvale, CA, USA
  • fYear
    2013
  • fDate
    28-31 May 2013
  • Firstpage
    13
  • Lastpage
    21
  • Abstract
    This paper presents signal and power integrity analysis of a double-sided flip-chip package. A memory controller is attached on one side of the organic substrate, and 3D-stacked, disaggregated memory chips, integrated with through silicon vias (TSVs), are connected on the opposite side. The signaling path of this 3D memory system consists of a short channel consisting of wafer-level redistribution layer (RDL) traces and small TSV vias. The signal integrity is not a source of concern for this extremely short channel; power integrity, however, poses significant challenges and consequently can limit the achievable data rate of this system. The double-sided flip-chip packaging p resents unique challenges in the design of l o w-impedance the power delivery network (PDN) and circuit design with low-sensitivity to power supply noises. All physical layers are code sign to optimize the integrated 3D package within electrical and manufacturing constraints in conjunction with robust circuit design that meets the power constraint. The detailed signal integrity analysis is presented to design robust link with low-swing signals and power integrity analysis to optimize the PDN designs to meet the PDN impedance targets.
  • Keywords
    DRAM chips; flip-chip devices; integrated circuit design; integrated circuit noise; integrated circuit packaging; three-dimensional integrated circuits; 3D memory system; 3D stacked DRAM; PDN; RDL; TSV; bit rate 256 Gbit/s; circuit design; double sided flip-chip packaging; double-sided integrated circuit package; memory chips; memory controller; power delivery network; power supply noise; signaling path; through silicon vias; wafer level redistribution layer; Clocks; Impedance; Noise; Random access memory; Routing; Substrates; Synchronization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
  • Conference_Location
    Las Vegas, NV
  • ISSN
    0569-5503
  • Print_ISBN
    978-1-4799-0233-0
  • Type

    conf

  • DOI
    10.1109/ECTC.2013.6575544
  • Filename
    6575544