DocumentCode :
628406
Title :
Accelerated reliability testing and modeling of Cu-plated through encapsulant vias (TEVs) for 3D-integration
Author :
Wunderle, B. ; Heilmann, Jens ; Kumar, S.G. ; Hoelck, O. ; Walter, Hans ; Wittler, Olaf ; Engelmann, Georges ; Wolf, M.J. ; Beer, G. ; Pressel, K.
Author_Institution :
Lehrstuhl Werkstoffe und Zuverlassigkeit mikrotechnischer Syst., Tech. Univ. Chemnitz, Chemnitz, Germany
fYear :
2013
fDate :
28-31 May 2013
Firstpage :
372
Lastpage :
382
Abstract :
Through encapsulant vias (TEVs) are an interconnect technology which enables 3D stacking and double sided re-routing of packages encapsulated with epoxy molding compound. These interconnects are formed by Cu-plated holes through the encapsulant and can typically be routed by an RDL (redistribution layer). In order to enable prolonged function of these interconnects, thermo-mechanical reliability has to be assured. Dedicated stress tests have to be conducted to evaluate lifetime under relevant testing conditions, then failure mechanisms have to be identified, understood and quantitatively condensed into a lifetime model to predict reliability for future designs. In order to assure a short time to market, accelerated tests (and corresponding acceleration factors) are urgently needed by industry and are the holy grail of reliability as an academic discipline. The idea presented in this paper is to substitute lengthy thermal cycling tests by results obtained by rapid isothermal fatigue tests at different temperatures and establish a correlation between both of them. Based on physics of failure principles, the applicability and viability of such a concept then is evaluated and discussed. In conclusion, this work shows a consistent approach for acceleration of the design for reliability procedure in system integration. It is based on the now possible rapid generation of a lifetime model by thin metal layer samples which are easily manufacturable with the same technology as the TEVs. More data is needed to confirm the failure mechanisms in TEVs, reproducible samples for thermal cycling and to validate the applicability of the method also to other metal layers used in the electronic packaging industry.
Keywords :
copper; failure analysis; integrated circuit interconnections; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; network routing; three-dimensional integrated circuits; 3D stacking; 3D-integration; Cu; RDL; TEV; academic discipline; accelerated reliability testing; acceleration factors; double sided re-routing; electronic packaging industry; epoxy molding compound; failure mechanisms; rapid isothermal fatigue tests; redistribution layer; thermal cycling tests; thermomechanical reliability; thin metal layer samples; through encapsulant vias; Copper; Fatigue; Mathematical model; Plastics; Strain; Testing; Reliability; accelerated lifetime testing; isothermal versus thermal cycling; thin copper film fatigue;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
Conference_Location :
Las Vegas, NV
ISSN :
0569-5503
Print_ISBN :
978-1-4799-0233-0
Type :
conf
DOI :
10.1109/ECTC.2013.6575598
Filename :
6575598
Link To Document :
بازگشت