Title :
High-speed packages with imperfect power and ground planes
Author :
Kai Liu ; Frye, Robert ; Hlaing, MaPhooPwint ; YongTaek Lee ; HyunTai Kim ; Gwang Kim ; Park, Soojin ; Ahn, B.
Author_Institution :
STATS ChipPAC, Inc., Tempe, AZ, USA
Abstract :
In this paper, power-plane and ground-plane characterization on laminate packages and on wafer-level packages are carried out, and the electrical performance, in terms of loop-inductance, power-net isolation, signal-net cross-talk, from the two packaging technologies are compared. Measurement data on test structures is used to correlate the simulation approaches for signal traces with holes in their ground planes. Impacts from imperfect power and ground planes are thoroughly investigated using frequency-domain method. A DDR parallel bus of high-speed I/O, with imperfect power and ground planes made in eWLB package is simulated in time-domain for eye-diagram analysis. The simulation data indicates the end electrical-performance is adequate for the DDR memory bus application, although the eWLB package is implemented in less metal layers than other packaging solutions.
Keywords :
electronics packaging; frequency-domain analysis; high-speed techniques; inductance; input-output programs; laminates; memory architecture; parallel architectures; time-domain analysis; eWLB package; electrical performance; eye-diagram analysis; frequency-domain method; ground-plane characterization; high-speed I/O DDR parallel bus; high-speed packages; laminate packages; loop-inductance; measurement data; power-net isolation; power-plane characterization; signal traces; signal-net cross-talk; simulation approaches; time-domain analysis; wafer-level packages; Capacitors; Impedance; Inductance; Laminates; Metals; Resistance; Routing;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4799-0233-0
DOI :
10.1109/ECTC.2013.6575860