DocumentCode :
628679
Title :
3D IC-package-board co-analysis using 3D EM simulation for mobile applications
Author :
Kostka, Darryl ; Taigon Song ; Sung Kyu Lim
Author_Institution :
CST of America, San Mateo, CA, USA
fYear :
2013
fDate :
28-31 May 2013
Firstpage :
2113
Lastpage :
2120
Abstract :
3D IC based systems necessitate a chip-package co-design approach since the TSV response in the chip stack can propagate into the package. In this work, we demonstrate a chip-interposer co-analysis methodology that includes the 3D CAD model of the 3D IC and compare this to the conventional analysis techniques. Our findings demonstrate that the coupling between signal TSV´s in the chip stack has a significant impact on the overall channel response and needs to be carefully modeled in order to obtain accurate results.
Keywords :
CAD; crosstalk; electromagnetic interference; integrated circuit modelling; integrated circuit packaging; printed circuits; three-dimensional integrated circuits; 3D CAD model; 3D IC-package-board coanalysis; 3D electromagnetic simulation; chip package codesign; chip stack; mobile application; overall channel response; Insertion loss; Integrated circuit modeling; Silicon; Solid modeling; Substrates; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
Conference_Location :
Las Vegas, NV
ISSN :
0569-5503
Print_ISBN :
978-1-4799-0233-0
Type :
conf
DOI :
10.1109/ECTC.2013.6575872
Filename :
6575872
Link To Document :
بازگشت