DocumentCode :
628714
Title :
3D Modeling of high count fine pitch flip chip assemblies
Author :
Kpobie, W. ; Bonfoh, N. ; Dreistadt, C. ; Fendler, M. ; Lipinski, P.
Author_Institution :
Lab. de Mec. Biomecanique Polymeres Struct. (LaBPS), Ecole Nat. d´Ing. de Metz (ENIM), Metz, France
fYear :
2013
fDate :
28-31 May 2013
Firstpage :
2319
Lastpage :
2325
Abstract :
Flip chip technology is increasingly prevalent in electronics assembly (3D System in Package), and is mainly used at fine pitch in the manufacture of megapixels large focal plane detectors arrays. To verify the reliability of these assemblies numerical simulations appear as the less expensive method. However, as very large assemblies contain an array of more than one million solder bumps, the repetitive simulation of such structures in optimization processes is inconceivable. To circumvent this difficulty, a model based on a micromechanical description of the effective thermo-elastic properties of the interconnection layer of the flip chip assembly is proposed in this study. The interconnection layer composed of solder bumps embedded in epoxy was replaced by a homogeneous equivalent material and the manufacturing process of the assembly was simulated. The homogenization method allows estimating mean values of local stress and strain in each constituent of the interconnection layer. To deduce the more accurate stress and strain fields in these phases, a structural zoom technique has been applied. The results attest stress concentration at the interface between solder bumps and substrate/chip, in accordance with experimental observations showing cracks initiation at this place. In order to validate the relevance of the proposed modeling, at the level of the flip chip assembly, numerical results were compared with experimental measurements in terms of macroscopic warpage. In view of obtained results, the simulation tactic proposed seems to be an adequate approach for improvement of optoelectronic components.
Keywords :
cracks; flip-chip devices; optimisation; reliability; solders; stress-strain relations; system-in-package; thermoelasticity; 3D modeling; 3D system-in-package; crack initiation; electronics assembly; epoxy; flip chip technology; focal plane detectors array; high count fine pitch flip chip assembly; homogenization method; interconnection layer; macroscopic warpage; micromechanical description; optimization process; optoelectronic component; reliability; solder bumps; strain field; stress concentration; stress field; structural zoom technique; substrate-chip; thermo-elastic property; Assembly; Flip-chip devices; Indium; Materials; Mathematical model; Numerical models; Stress; 3D System in Package; Flip chip; Micromechanical modeling; Numerical simulation; Thermo-elastic characterization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
Conference_Location :
Las Vegas, NV
ISSN :
0569-5503
Print_ISBN :
978-1-4799-0233-0
Type :
conf
DOI :
10.1109/ECTC.2013.6575907
Filename :
6575907
Link To Document :
بازگشت