DocumentCode :
629109
Title :
3D stackable vertical-gate BE-SONOS NAND flash with layer-aware program-and-read schemes and wave-propagation fail-bit-detection against cross-layer process variations
Author :
Chun-Hsiung Hung ; Yih-Shan Yang ; Yao-Jen Kuo ; Tzu-Neng Lai ; Shin-Jang Shen ; Jo-Yu Hsu ; Shuo-Nan Hung ; Hang-Ting Lue ; Meng-Fan Chang ; Yen-Hao Shih ; Shih-Lin Huang ; Ti-Wen Chen ; Tzung Shen Chen ; Chung Kuang Chen ; Chi-Yu Hung ; Chih-Yuan Lu
Author_Institution :
Macronix Int. Co., Ltd., Hsinchu, Taiwan
fYear :
2013
fDate :
11-13 June 2013
Abstract :
This work demonstrates a 3D vertical-gate (3DVG) NAND Flash with circuit-level techniques to overcome degradations in speed, yield, and reliability resulting from cross-layer process variations. The key enables include: (1) layer-aware program-verify-and-read (LA-PV&R), (2) layer-aware-bitline-precharge (LA-BP), and (3) a wave-propagation (WP) fail-bit detection (FBD) scheme. A fabricated 2-layer 3DVG NAND testchip confirms that proposed layer-aware schemes achieve different target cell-program-threshold-voltages (VTHP) in each layer and a 40% reduction in sensing-margin (SM) loss due to background-pattern-dependency (BPD), with less than 0.1% area penalty for a Gb-scale 3DVG NAND. The WP-FBD also achieves a 9+x increase in FBD speed.
Keywords :
NAND circuits; flash memories; integrated circuit reliability; three-dimensional integrated circuits; 3D stackable vertical-gate BE-SONOS NAND flash memory; 3DVG NAND flash memory; BPD; LA-BP scheme; LA-PV&R scheme; SM loss; WP-FBD scheme; background-pattern-dependency; cell-program-threshold-voltages; circuit-level techniques; cross-layer process variations; fabricated 2-layer 3DVG NAND test chip; layer-aware program-and-read schemes; layer-aware program-verify-and-read scheme; layer-aware-bitline-precharge scheme; sensing-margin loss; wave-propagation fail-bit-detection scheme; Degradation; Flash memories; Integrated circuit reliability; Semiconductor device measurement; Sensors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology (VLSIT), 2013 Symposium on
Conference_Location :
Kyoto
ISSN :
0743-1562
Print_ISBN :
978-1-4673-5226-0
Type :
conf
Filename :
6576607
Link To Document :
بازگشت