Title :
Design for ESD protection at its limits
Author_Institution :
Intel Mobile Commun. Group, Neubiberg, Germany
Abstract :
While CMOS downscaling approaches its limits, ESD protection design is facing significant challenges. Technology measures which facilitate further technology scaling enhance the sensitivity of the devices against ESD stress. At the same time demanding performance requirements more and more limit the options of circuit solutions for ESD protection. In consequence ESD qualification goals for ICs had to be reviewed and adjusted. However, the need of ESD robust systems cannot be compromised. To balance and match IC level protection and PCB protection measures the concept of system efficient ESD design (SEED) has recently been introduced.
Keywords :
CMOS integrated circuits; electrostatic discharge; integrated circuit design; printed circuits; sensitivity; CMOS; ESD protection; ESD stress; IC level protection; PCB protection; SEED; circuit solutions; sensitivity; system efficient ESD design; time demanding performance; Electrostatic discharges; FinFETs; Integrated circuits; Logic gates; Metals; Robustness; Stress;
Conference_Titel :
VLSI Technology (VLSIT), 2013 Symposium on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4673-5226-0