DocumentCode :
629154
Title :
64nm pitch interconnects: Optimized for designability, manufacturability and extendibility
Author :
Goldberg, C. ; Park, Sang Ho ; Kim, Byoung Yoon ; Law, S.B. ; Hamieh, B. ; Jung, J. ; Kim, Byung H. ; Rhee, Shin Hyung ; Oh, Min-Cheol ; Mobley, M. ; Laffosse, E. ; Kim, A-Rong ; Thomas, Abu ; Malinge, P. ; Fryxell, T. ; Lim, K.J. ; Park, I.S. ; Bahierath
Author_Institution :
STMicroelectron., Hopewell Junction, NY, USA
fYear :
2013
fDate :
11-13 June 2013
Abstract :
In this paper, we present a 64nm pitch integration and materials strategy to enable aggressive groundrules and extendibility for multi-node insertions. Exploitation of brightfield entitlements at trench and via lithography enables tight via and bi-directional trench pitch. Setting the same mask metal spacing equal to CPP maximized density scaling and speed of standard cell automation by avoiding cell abutment conflicts. A Self-Aligned-Via (SAV) approach was exploited for single pattern via extendibility, enabling via placement at CPP with a single mask. Yield ramp rate, groundrule validation, and reliability qualification were each accelerated by early brightfield adoption for trench and via, producing a robust cross-module process window. The resulting groundrules and process module have been “plugged in” to multiple technology nodes without re-development needed (e.g. 20LPM, 14nm FINFET, 14FDSOI, 10nm P&R levels). Scaling, performance, and reliability requirements are achieved across a spectrum of low power-high performance applications.
Keywords :
design for manufacture; integrated circuit interconnections; integrated circuit reliability; integrated circuit yield; lithography; CPP maximized density scaling; bi-directional trench pitch; brightfield adoption; brightfield entitlements; cell abutment conflicts; cross-module process window; designability; extendibility; groundrule validation; manufacturability; mask metal spacing; materials strategy; multinode insertions; pitch integration; pitch interconnects; reliability qualification; self-aligned-via approach; size 64 nm; standard cell automation; technology nodes; via lithography; via placement; yield ramp rate; Dielectrics; Lithography; Manganese; Random access memory; Reliability; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology (VLSIT), 2013 Symposium on
Conference_Location :
Kyoto
ISSN :
0743-1562
Print_ISBN :
978-1-4673-5226-0
Type :
conf
Filename :
6576653
Link To Document :
بازگشت