DocumentCode :
629192
Title :
Effects of layout and process parameters on device/circuit performance and variability for 10nm node FinFET technology
Author :
Chang Yong Kang ; Changwoo Sohn ; Rock-Hyun Baek ; Hobbs, Chris ; Kirsch, P. ; Jammy, R.
Author_Institution :
SEMATECH, Albany, NY, USA
fYear :
2013
fDate :
11-13 June 2013
Abstract :
We studied device and circuit performance and their variability for various design and process parameters using TCAD and an analytical RC model. At the 10nm technology node, σCpara and στpd became greater while σRpara and σIon diminish due to lower ρc. Lg, Hfin, Pf2f, and Pp2p were found to be key parameters for mitigating variability. Increasing Hfin provides a path for further performance and area scaling with similar variability. And achieving lower ρc is the biggest module process challenge.
Keywords :
MOSFET; nanotechnology; semiconductor device models; technology CAD (electronics); FinFET; TCAD; analytical RC model; size 10 nm; Analytical models; Capacitance; FinFETs; Layout; Performance evaluation; Resistance; Solid modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology (VLSIT), 2013 Symposium on
Conference_Location :
Kyoto
ISSN :
0743-1562
Print_ISBN :
978-1-4673-5226-0
Type :
conf
Filename :
6576691
Link To Document :
بازگشت